%0 Conference Paper
%A Rodellar Biarge, M. Victoria
%A Álvarez Marquina, Agustin
%A González Concejero, Coral
%A Gómez Vilda, Pedro
%A Martinez de Icaya Gomez, M. Elvira
%B SPL2008 - IV Southern Conference on Programmable Logic
%C Patagonia, Argentina
%D 2008
%F upm:4677
%I IEEE Computer Society
%T FPGA Implementation of an Adaptive Noise Canceller for Robust Speech Enhancement Interfaces
%U http://oa.upm.es/4677/
%X This paper describes the design and implementation results of an adaptive Noise Canceller useful for the construction of Robust Speech Enhancement Interfaces. The algorithm being used has very good performance for real time applications. Its main disadvantage is the requirement of calculating several operations of division, having a high computational cost. Besides that, the accuracy of the algorithm is critical in fixed-point representation due to the wide range of the upper and lower bounds of the variables implied in the algorithm. To solve this problem, the accuracy is studied and according to the results obtained a specific word-length has been adopted for each variable. The algorithm has been implemented for Altera and Xilinx FPGAs using high level synthesis tools. The results for a fixed format of 40 bits for all the variables and for a specific word-length for each variable are analyzed and discussed.