Radix-2^k MSC FFT Architectures

Deng, Guang-Ting, Garrido Gálvez, Mario ORCID: https://orcid.org/0000-0001-5739-3544, Chen, Sau-Gee and Huang, Shen-Jui (2023). Radix-2^k MSC FFT Architectures. "IEEE Access", v. 11 ; pp. 81497-81510. ISSN 2169-3536. https://doi.org/10.1109/ACCESS.2023.3298218.

Descripción

Título: Radix-2^k MSC FFT Architectures
Autor/es:
Tipo de Documento: Artículo
Título de Revista/Publicación: IEEE Access
Fecha: 2023
ISSN: 2169-3536
Volumen: 11
Materias:
ODS:
Palabras Clave Informales: Fast Fourier transform (FFT), Multi-path serial-commutator (MSC), Pipelined architecture
Escuela: E.T.S.I. Telecomunicación (UPM)
Departamento: Ingeniería Electrónica
Grupo Investigación UPM: Laboratorio de Sistemas Integrados LSI
Licencias Creative Commons: Reconocimiento - No comercial

Texto completo

[thumbnail of Radix-2^k MSC FFT Architectures] PDF (Portable Document Format) (Radix-2^k MSC FFT Architectures) - Se necesita un visor de ficheros PDF, como GSview, Xpdf o Adobe Acrobat Reader
Descargar (4MB)

Resumen

In recent years, the SC FFT architecture has become popular for processing serial data. It requires a small number of components and achieves full utilization of the butterflies, which improves previous serial FFT architectures. By contrast, the MSC FFT architecture, which is the parallel version of the SC FFT, has not been studied in depth in the literature and it has not been analyzed if this new type of FFT architecture improves previous parallel FFTs.

The aim of this paper is to provide a rigorous study of MSC architectures that expands the field of FFT architectures by incorporating fundamental knowledge about this promising FFT. With this goal, this paper proposes new MSC FFT architectures for any FFT size, radix, and parallelization. In order to derive these architectures, efficient modules have been developed. These modules are connected by permutation circuits to create the architectures. The optimization of the modules results in a reduction in the number of rotators and their complexity compared to previous designs. As a result, the proposed architectures not only achieve high throughput due to their parallel nature but also the lowest hardware complexity among parallel pipelined FFT architectures so far.

To verify the architectures and compare the proposed approach to previous works, a 1024-point MSC FFT architecture has been implemented. Experimental results show that the architecture achieves a throughput of 1.32 gigasamples per second, and reduces the area and power consumption significantly with respect to previous designs.

Proyectos asociados

Tipo
Código
Acrónimo
Responsable
Título
Comunidad de Madrid
APOYO-JOVENES-21-TL23SB-116-I4FOMC
Sin especificar
Mario Garrido
FPGA Implementation of Data-Intensive Algorithms: Neural Networks and FFT

Más información

ID de Registro: 76062
Identificador DC: https://oa.upm.es/76062/
Identificador OAI: oai:oa.upm.es:76062
Identificador DOI: 10.1109/ACCESS.2023.3298218
URL Oficial: https://ieeexplore.ieee.org/document/10190556
Depositado por: Dr. Mario Garrido Gálvez
Depositado el: 26 Sep 2023 10:21
Ultima Modificación: 26 Sep 2023 10:21