Optimized 4-Parallel 1024-Point MSC FFT

Kaya, Zeynep ORCID: https://orcid.org/0000-0001-9831-6246 and Garrido Gálvez, Mario ORCID: https://orcid.org/0000-0001-5739-3544 (2024). Optimized 4-Parallel 1024-Point MSC FFT. "IEEE Access", v. 12 ; pp. 84110-84121. ISSN 2169-3536. https://doi.org/10.1109/ACCESS.2024.3414928.

Descripción

Título: Optimized 4-Parallel 1024-Point MSC FFT
Autor/es:
Tipo de Documento: Artículo
Título de Revista/Publicación: IEEE Access
Fecha: 14 Junio 2024
ISSN: 2169-3536
Volumen: 12
Materias:
ODS:
Palabras Clave Informales: MSC, FFT, parallel pipeline, matrix transposition, shift-and-add
Escuela: E.T.S.I. Telecomunicación (UPM)
Departamento: Ingeniería Electrónica
Grupo Investigación UPM: Laboratorio de Sistemas Integrados LSI
Licencias Creative Commons: Reconocimiento - Sin obra derivada - No comercial

Texto completo

[thumbnail of Optimized_4_parallel_1024_Point_MSC_FFT.pdf] PDF (Portable Document Format) - Se necesita un visor de ficheros PDF, como GSview, Xpdf o Adobe Acrobat Reader
Descargar (6MB)

Resumen

This paper presents a 4-parallel 1024-point multi-path delay commutator (MSC) fast Fourier transform (FFT) architecture. The aim of this work is to provide multiple optimizations of this type of FFT at the architectural level. This results in a highly optimized FFT architecture that uses significantly fewer resources than previous ones. One advantage of the proposed approach is that it uses two identical processing modules, which simplifies the development of architecture. Between the modules, instead of permutation circuits, we use matrix transposition with memories, which results in a more compact and hardware-efficient solution. Additionally, a tailor-made design of the rotations and the application of shift-and-add techniques lead to a reduction in their number and complexity. Experimental results show that the proposed architecture requires significantly fewer hardware components than previous comparable parallel pipeline FFT architectures.

Proyectos asociados

Tipo
Código
Acrónimo
Responsable
Título
Comunidad de Madrid
APOYO-JOVENES-21-TL23SB-116-I4FOMC
Sin especificar
Mario Garrido
FPGA Implementation of Data-Intensive Algorithms: Neural Networks and FFT
Gobierno de España
RYC201 8-025384-1
Sin especificar
Sin especificar
Sin especificar

Más información

ID de Registro: 82581
Identificador DC: https://oa.upm.es/82581/
Identificador OAI: oai:oa.upm.es:82581
URL Portal Científico: https://portalcientifico.upm.es/es/ipublic/item/10227995
Identificador DOI: 10.1109/ACCESS.2024.3414928
URL Oficial: https://ieeexplore.ieee.org/document/10557595
Depositado por: Dr. Mario Garrido Gálvez
Depositado el: 03 Jul 2024 08:12
Ultima Modificación: 15 Oct 2025 01:01