Memory-Based FFT Architecture with Optimized Number of Multiplexers and Memory Usage

Garrido Gálvez, Mario ORCID: https://orcid.org/0000-0001-5739-3544, Kaya, Zeynep ORCID: https://orcid.org/0000-0001-9831-6246 and Takala, Jarmo ORCID: https://orcid.org/0000-0003-0097-1010 (2023). Memory-Based FFT Architecture with Optimized Number of Multiplexers and Memory Usage. "IEEE Transactions on Circuits and Systems II: Express Briefs", v. 70 (n. 8); pp. 3084-3088. ISSN 1558-3791. https://doi.org/10.1109/TCSII.2023.3245823.

Descripción

Título: Memory-Based FFT Architecture with Optimized Number of Multiplexers and Memory Usage
Autor/es:
Tipo de Documento: Artículo
Título de Revista/Publicación: IEEE Transactions on Circuits and Systems II: Express Briefs
Fecha: Agosto 2023
ISSN: 1558-3791
Volumen: 70
Número: 8
Materias:
ODS:
Palabras Clave Informales: Memory-based FFT, perfect shuffle, radix-2.
Escuela: E.T.S.I. Telecomunicación (UPM)
Departamento: Ingeniería Electrónica
Grupo Investigación UPM: Laboratorio de Sistemas Integrados LSI
Licencias Creative Commons: Reconocimiento - Sin obra derivada - No comercial

Texto completo

[thumbnail of 87788.pdf] PDF (Portable Document Format) - Se necesita un visor de ficheros PDF, como GSview, Xpdf o Adobe Acrobat Reader
Descargar (311kB)

Resumen

This brief presents a new P-parallel radix-2 memory-based fast Fourier transform (FFT) architecture. The aim of this work is to reduce the number of multiplexers and achieve an efficient memory usage. One advantage of the proposed architecture is that it only needs permutation circuits after the memories, which reduces the multiplexer usage to only one multiplexer per parallel branch. Another advantage is that the architecture calculates the same permutation based on the perfect shuffle at each iteration. Thus, the shuffling circuits do not need to be configured for different iterations. In fact, all the memories require the same read and write addresses, which simplifies the control even further and allows to merge the memories. Along with the hardware efficiency, conflict-free memory access is fulfilled by a circular counter. The FFT has been implemented on a field programmable gate array. Compared to previous approaches, the proposed architecture has the least number of multiplexers and achieves very low area usage.

Proyectos asociados

Tipo
Código
Acrónimo
Responsable
Título
Gobierno de España
PID2021-126991NA-I00
RAFFTING
Mario Garrido
Sin especificar

Más información

ID de Registro: 87788
Identificador DC: https://oa.upm.es/87788/
Identificador OAI: oai:oa.upm.es:87788
URL Portal Científico: https://portalcientifico.upm.es/es/ipublic/item/10030381
Identificador DOI: 10.1109/TCSII.2023.3245823
URL Oficial: https://ieeexplore.ieee.org/document/10045789
Depositado por: Dr. Mario Garrido Gálvez
Depositado el: 12 Feb 2025 07:17
Ultima Modificación: 12 Feb 2025 07:20