Texto completo
|
PDF (Portable Document Format)
- Se necesita un visor de ficheros PDF, como GSview, Xpdf o Adobe Acrobat Reader
Descargar (5MB) |
ORCID: https://orcid.org/0000-0001-9333-906X, Ruiz González, Mariano
ORCID: https://orcid.org/0000-0002-1337-0110, Nieto Valhondo, Julián
ORCID: https://orcid.org/0000-0003-3315-7445, Carpeño Ruiz, Antonio
ORCID: https://orcid.org/0000-0001-6824-0455, Piñas Higueruela, Alejandro
ORCID: https://orcid.org/0009-0003-2903-8563, Costa Pérez, Victor
ORCID: https://orcid.org/0000-0003-2994-8420, Barrera López de Turiso, Eduardo
ORCID: https://orcid.org/0000-0001-7197-8821, Arranz Ara, German
ORCID: https://orcid.org/0009-0000-6546-6838, Lee, Woongryol, Tak, Taehyun
ORCID: https://orcid.org/0000-0003-3800-2995 and Zagar, Anze
ORCID: https://orcid.org/0009-0009-2697-6013
(2025).
Integration of Hardware Acceleration Techniques in a Real-Time Framework Using FPGA Devices.
"IEEE Transactions on Nuclear Science", v. 72
(n. 3);
pp. 273-279.
ISSN 1558-1578.
https://doi.org/10.1109/TNS.2025.3534905.
| Título: | Integration of Hardware Acceleration Techniques in a Real-Time Framework Using FPGA Devices |
|---|---|
| Autor/es: |
|
| Tipo de Documento: | Artículo |
| Título de Revista/Publicación: | IEEE Transactions on Nuclear Science |
| Fecha: | 3 Marzo 2025 |
| ISSN: | 1558-1578 |
| Volumen: | 72 |
| Número: | 3 |
| Materias: | |
| Palabras Clave Informales: | CODAC Core System (CCS), fieldprogrammable gate array (FPGA), hardware acceleration techniques, high-level Synthesis (HLS), open computing language (OpenCL), real-time framework (RTF) |
| Escuela: | E.T.S.I. y Sistemas de Telecomunicación (UPM) |
| Departamento: | Ingeniería Telemática y Electrónica |
| Grupo Investigación UPM: | Investigación en Instrumentación y Acústica Aplicada I2A2 |
| Licencias Creative Commons: | Reconocimiento |
|
PDF (Portable Document Format)
- Se necesita un visor de ficheros PDF, como GSview, Xpdf o Adobe Acrobat Reader
Descargar (5MB) |
The ITER International Fusion Experiment Organization is implementing the real-time framework (RTF) to facilitate the development, deployment, and execution of instrumentation and control (I&C) applications optimized for real-time performance using the GNU/Linux-based ITER CODAC Core System (CCS) software distribution. This contribution examines the feasibility of using hardware acceleration techniques with field-programmable gate arrays (FPGAs) to implement real-time applications in the RTF that requires specific compute intensive functions. By combining the use of languages such as high-level synthesis (HLS) and open computing language (OpenCL) with FPGA devices, specific hardware architectures can be implemented to solve certain computational problems to gain performance and limit latency. This work shows the methodology used to integrate HLS and OpenCL in the ITER CCS and the results obtained in terms of execution time for two common processing operations, vector addition and matrix multiplication, using a commercial off-the-shelf FPGA-based device
| ID de Registro: | 89070 |
|---|---|
| Identificador DC: | https://oa.upm.es/89070/ |
| Identificador OAI: | oai:oa.upm.es:89070 |
| URL Portal Científico: | https://portalcientifico.upm.es/es/ipublic/item/10347309 |
| Identificador DOI: | 10.1109/TNS.2025.3534905 |
| URL Oficial: | https://ieeexplore.ieee.org/document/10855802 |
| Depositado por: | Profesor Mariano Ruiz Gonzalez |
| Depositado el: | 14 May 2025 05:03 |
| Ultima Modificación: | 14 May 2025 05:03 |
Publicar en el Archivo Digital desde el Portal Científico